Sandbox: Difference between revisions

From OpenWetWare
Jump to navigationJump to search
No edit summary
 
(56 intermediate revisions by 20 users not shown)
Line 1: Line 1:
<html>
{{Template:CHEM-ENG590E}}
<head>
[[Image:Dry Etching.png|200px|right|thumbnail|'''Figure 1''' Comparison of wet etching which relies on chemically reactive species to leave an isotropic etch (top) to dry etching which also employs ion bombardment to give an anisotropic etch (bottom)[6].]]
<link href='http://fonts.googleapis.com/css?family=Open+Sans'
rel='stylesheet' type='text/css'>
<style>
body {
font-family: 'Open Sans', sans-serif;
background-color: #f0f4f4;
overflow-y: scroll;
}


#column-one {
display: none;
width: 0px;
}


.container {
'''Dry etching''' (also known as plasma etching) is the process of removing material by exposing the material to an ion bombardment to form a pattern. Unlike many [https://openwetware.org/wiki/Wet_Etching_-_Eric_Ying wet etching] techniques, dry etching is an anisotropic process, allowing for etching of flat, lateral walls. Most dry etch techniques employ reactive ion etching (RIE) which combines physical etching with chemical etching to achieve a balance of selectivity and anisotropy. The process of dry etching is widely employed in the microfabrication of circuitboards by etching of silicon substrates as well as in the design of microfluidic devices using materials such as polydimethylsiloxane (PDMS).<sup>[11]</sup> In recent years, dry etching has mostly replaced wet etching for fabrication of circuitboards.
/*  background-color: #fffff; */
margin-top: 0px
}


.OWWNBcpCurrentDateFilled {
display: none;
}


#content {
==Mechanisms==
width: 0px;
margin: 0 auto auto 0;
padding: 0em 0em 0em 0em;
align: center;
}


#column-content {
float: left;
margin: 0 0 0 0;
padding: 0;
border-left: 1px solid #00aeef;
border-right: 1px solid #00aeef;
width: 984px;
/* border-left: 1px solid #888; */
/* border-right: 1px solid #888; */
/* background-color: #fff; */
}


.firstHeading {
[[Image:Silicon Etch Mechanism.png|thumb|600 px|center|'''Figure 2''' The mechanism by which dry etching occurs involves vertical bombardment of the surface and chemical selectivity to yield an anisotropic etch. Removing the dielectric layer and exposing silicon beneath[7].]]
display: none;
width: 0px;
}


#globalWrapper {
==Plasma Generation==
width: 984px;
To perform dry etching the plasma must be generated first. The plasma is formed when electrons are accelerated to high energy states typically performed in high energy electric or magnetic fields using microwaves but more recently radiowaves. The plasma contains positive ions, electrons, reactive chemical species, and neutral particles all contained in one bulk state. Without a plasma, all the processes involved in etching require higher temperature. There are different ways to change the plasma chemistry and get different kinds of plasma etching or plasma depositions. One popular technique is to use an oscillating(AC) radio frequency wave to strip electrons from the gaseous species.<sup>[5]</sup> The field accelerates electrons, giving them a high velocity to escape the gas molecules and create ionic species, forming the plasma. Using an oscillating field allows the electrons to accelerate back and forth between electrodes, gaining momentum and charging the wafer surface. The ions are then attracted to the negatively charged surface, bombarding and neutralizing the surface. The process then repeats in a cycle. Plasma etchers implement a form of plasma confinement to concentrate plasma into a region of the apparatus to allow control of etch rates and feature distribution. There are many parameters such as pressure, gas composition, gas flowrates, and supply power which can be adjusted to give desired etching properties.<sup>[2]</sup> The plasma is confined by manipulating the properties of Debye sheaths which are transition layers between the plasma and solid. The Debye region is a result of the equilibrium formed from electrons bombarding the solid surface due to the higher electron temperature in comparison to plasma temperature, negatively charging it relative to the positive bulk plasma. This is tunable by adjusting the electric or magnetic field applied across the electrode.
/* background-color: #ffffff; */
margin-left: auto;
margin-right: auto
}


#column-one {
[[Image:Debye Sheath.jpg|center|600 px|thumb|'''Figure 3''' A Debye sheath is shown above with clearly separated regions between bulk plasma and sheath layer[1].]]
display: none;
width: 0px;
/* background-color: #ffffff; */
}


#content {
==Parallel Plate Etching==
/* margin: 0 0 0 0; */
Parallel plate etching refers to the apparatus used in RIE. This mode of etching uses an electric field to generate the plasma, typically employing a small electrode to focus ions in a concentrated vertical direction to give a more anisotropic etch. The smaller the electrode area the greater the bias. By increasing the applied field strength, a greater degree of anisotropy can be achieved with deeper etches.<sup>[8]</sup>
/* align: center; */
/* padding: 12px; */
/* width: 960px; */
/* background-color: #fff; */
/* border: 0; */
}


#bodyContent {
[[Image:Parallel Plate Etcher.jpg|center|600 px|thumb|'''Figure 4''' A parallel plate plasma etcher diagram is shown. The apparatus uses a pair of parallel electrode plates to accelerate the electrons with an RF power supply[8].]]
width: 960px;
align: center;
margin: 5px;
/* background-color: #fff; */
}


#footer {
==Inductively Coupled Plasma Etching==
/* display: none; */
Inductively coupled plasma etching is a mode of etching in which an electromagnet is employed to generate a magnetic field for plasma production. This process doesn't require electrodes inside the chamber, thus reducing potential contamination. High plasma density can be achieved using lower pressures with this method, which allows a greater anisotropic etch to be achieved although greater damage to the mask and substrate can occur.<sup>[6]</sup>
position: center;
/*  width: 100%; */
background-color: #222;
border-top: 2px solid #d13f31;
color: #006e9c;
}


/*
[[Image:ICP Etching.png|600px|center|thumb|'''Figure 5''' An inductively coupled plasma etcher is shown above. The magnetic field is applied perpendicular to the wafer to accelerate electrons vertically. Notice the lack of electrodes in the apparatus[9].]]
@media screen {
body {
background: #ffffff
url()
repeat;
}
}
*/
</style>


<style>
==Bosch Process==
/*
The Bosch process also known as deep reactive ion etching (DRIE) is a technique used to create high aspect ratio structures in silicon, allowing for very deep etches. It is able to etch defined features such as trenches, combs, and tongues anisotropically with a fair degree of selectivity in silicon substrate. The performance of this process, when done with microwave excitation (propagation ion etching) does not produce significant wall roughness. The Bosch process is widely used for obtaining relatively smooth sidewalls required for industrial applications in electronics and circuit boards. The process involves successive etching and deposition cycles to coat the sidewalls as etching progresses. Each cycle involves a typical ion bombardment and is followed with a deposition step of a chemically inert passivation layer (usually C<sub>4</sub>F<sub>8</sub>) on the newly exposed sidewalls, protecting them from reacting with chemical species, however there is a possibility of sputtering the layer on the sides although the majority of species bombard vertically on the bottom layer.<sup>[10]</sup> Without the passivation layer on the sidewalls the ions would react with substrate as deeper etches are made, leaving undesirable isotropic etch patterns. However, due to the nature of the technique, repeated cycles do result in small undulations in side walls due to small isotropic steps occurring between cycles. The process has been applied to the manufacture of flexible circuit boards, however deeper trenches for stretchable electronics required a titanium/gold bilayer hard mask.
* {
text-shadow: 0px 1px 1px #222;
}
*/
#bodyContent,#column-content,#content {
/* background: #fff; */
/*url()
repeat; */
}


#bodyContent,#column-content,#content {
[[Image:Bosch Process.png|600px|center|thumb|'''Figure 6''' The mechanism behind a Bosch Cycle is shown. The dry etch is first performed. Then a passivation layer is deposited on the walls. The cycle is repeated as many times as necessary. The technique leaves small undulations on the side wall[10].]]
/* background: #fff; */
}


#header {
width: 100%;
/*
background:
url()
no-repeat; */
background-size: 100% auto;
margin-bottom: 0px;
padding: 0px 0px 0px 0px;
background-color: #003e5c;
/*  border-bottom: 1px solid #DEDEDE; */
}


#menu {
==Applications==
display: block;
Dry etching is useful for materials and semiconductors that are chemically resistant and are not able to be wet etched.
width: 100%;
When used with photolithography, silicon dioxide can be applied or removed to trace paths for circuits for application in electronics.
padding: 0px;
Dry etching is used in conjunction with photolithographic techniques to shape certain areas of a semiconductor surface to form wells in material for electrical contacts or circuit channels or to otherwise remove portions of semiconductor layers where vertical sides are desired. The process also sees use in fabricating lateral high aspect ratio walls for microfluidic device channels.
background-color: #003e5c;
/* border: 2px solid #009ee0; */
border-bottom: 2px solid #00aeef;
margin-bottom: 15px;
}


ul.menu li a {
display: block;
/*  border: 1px solid #474655; */
padding: 6px 10px;
text-decoration: none;
/*  color: #333; */
color: #fff;
/*  width: 121px;  */
margin: 0px;
text-align: center;
font-size: large;
}


ul.menu li a:hover {
==References==
color: #009ee0;
#Plasma Potential & Sheath. (2018). Egloos.zum.com. Retrieved 24 February 2018, from http://egloos.zum.com/jinhwanlee/v/10888947
}
#Method of anisotropically etching silicon - Robert Bosch GmbH. (2018). Freepatentsonline.com. Retrieved 24 February 2018, from http://www.freepatentsonline.com/5501893.html
 
#Ghoneim, M., & Hussain, M. (2017). Flexible Electronics: Highly Manufacturable Deep (Sub-Millimeter) Etching Enabled High Aspect Ratio Complex Geometry Lego-Like Silicon Electronics (Small 16/2017). Small, 13(16). http://dx.doi.org/10.1002/smll.201770089
ul.menu {
#Rawat. (2018). Etching. Slideshare.net. Retrieved 24 February 2018, from https://www.slideshare.net/deepak10rawat/etching-55985755
/*display: none; */
#Plasma etching with a microwave cavity plasma disk source. (1989). Vacuum, 39(10), 997. http://dx.doi.org/10.1016/0042-207x(89)90957-3
/* position: absolute; */
#"Dry Etching.” MIT Courses: Electrical and Computer Science (6.152J/3.155J). MIT Open CourseWare. ocw.mit.edu/courses/electrical-engineering-and-computer-science/6-152j-micro-nano-processing-technology-fall-2005/lecture-notes/lecture17.pdf.  
height: 40px;
#Tanaka, Hiro, et al. “Onset of Wiggling in a Microscopic Patterned Structure Induced by Intrinsic Stress During the Dry Etching Process.” Journal of Applied Mechanics, vol. 81, no. 9, Oct. 2014, p. 091009., http://dx.doi.org/10.1115/1.4027914.  
margin: 0;
#Etching Processes, MEMSnet.org. Retrieved 12 April 2018, from www.memsnet.org/mems/processes/etch.html.  
padding: 0;
#“BYU Cleanroom.” STS Multiplex ICP Etch | BYU Cleanroom, cleanroom.byu.edu/sts_icp.
list-style: none;
#Roozeboom, F., et al. “Cyclic Etch/Passivation-Deposition as an All-Spatial Concept toward High-Rate Room Temperature Atomic Layer Etching.” ECS Journal of Solid State Science and Technology, vol. 4, no. 6, July 2015, http://dx.doi.org/10.1149/2.0111506jss.
float: center;
#Garra, J., et al. “Dry Etching of Polydimethylsiloxane for Microfluidic Systems.” Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films, vol. 20, no. 3, 2002, pp. 975–982., http://dx.doi.org/10.1116/1.1460896.
}
 
ul.menu li {
/* display:inline; */
margin: 0;
padding: 6px;
float: left;
position: relative;
}
 
ul.menu li:hover ul {
display: block;
position: absolute;
z-index: 100;
}
 
ul.submenu {
display: none;
list-style: none;
background-color: #003e5c;
/* border: 2px solid #009ee0; */
border-left: 2px solid #009ee0;
border-bottom: 2px solid #009ee0;
border-right: 2px solid #009ee0;
}
 
ul.submenu li {
float: none;
margin: 0px;
}
 
ul.submenu li a {
text-align: left;
margin: 0px;
/* width: 120px; */
padding: 0 0 0 12px;
color: white;
text-decoration: none;
font-size: large
}
 
ul.submenu li a:hover {
color: #009ee0;
/* text-decoration: underline; */
}
 
.thumb {
border-image: /* url() */ repeat;
}
 
.mytable {
border-image: /* url() */ repeat;
}
</style>
</head>
<body>
<div id="header">asdf</div>
 
<div id="menu">
<ul class="menu">
<li class="motives"><a
href="/wiki/Biomod/2013/Aarhus/Nano_Creators:Lorem_ipsum">Lorem
Ipsum</a></li>
<!-- <li class="design"><a href="/wiki/Biomod/2013/Aarhus/Function">Lorem Ipsum</a></li> -->
<li class="result"><a href="/wiki/Biomod/2013/Aarhus/Assembly">Lorem
Ipsum & Lorem Ipsum</a>
<ul class="submenu">
<li><a
href="/wiki/Biomod/2013/Aarhus/Assembly#Assembly_of_the_DNA_Shell">Lorem
Ipsum</a></li>
<li><a
href="/wiki/Biomod/2013/Aarhus/Assembly#Capturing_ability">Lorem
Ipsum</a></li>
<li><a
href="/wiki/Biomod/2013/Aarhus/Assembly#Immobilizing_on_microfluidic_device">Lorem
Ipsum</a></li>
<li><a
href="/wiki/Biomod/2013/Aarhus/Assembly#Supporting_Enzyme">Lorem
Ipsum</a></li>
</ul></li>
<li class="method"><a href="/wiki/Biomod/2013/Aarhus/Method">Lorem
Ipsum</a></li>
<li class="futurework"><a
href="/wiki/Biomod/2013/Aarhus/FutureWork">Lorem Ipsum</a></li>
<li class="team"><a href="/wiki/Biomod/2013/Aarhus/Team">Lorem
Ipsum</a></li>
<li class="acknowledgement"><a
href="/wiki/Biomod/2013/Aarhus/Acknowledgement">Lorem Ipsum</a></li>
</ul>
</div>
<div id="bodyContent">
Nec ut paulo labitur euripidis. Ut vix iriure omnesque delicata, ne nec omnes feugait perpetua. Quidam nostrum nec ex, mea ne ullum dissentiet. Te reprimique disputando vis, etiam consul nusquam mea ut, per ne epicurei facilisi.
 
Ei duo quas torquatos vulputate. Ipsum delenit atomorum usu eu, ne vidit scripta sit. Cum te integre sensibus percipitur, ne duo mucius graeci. Ex cum sumo iisque, pro ludus soluta intellegebat no. Labore diceret constituto vix ei.
 
His ex tritani alienum, mea ei etiam phaedrum. Ne mea epicurei gubergren liberavisse, stet omnesque cotidieque no has. Cu sit solum recusabo reprehendunt, dicam utroque apeirian id duo. Et ceteros invenire sensibus pri. Eam perpetua facilisis dissentiunt cu, eum quando verear at. Ea qui veniam dolorem, praesent sadipscing ei sea.
 
Utinam instructior duo te. Te eleifend deterruisset eos, tale clita congue ad ius. Ea eos accusam omittam, cum ea autem ludus zril, quo eligendi imperdiet te. Ei usu lorem falli aliquip, alterum qualisque no nec. Eum ei modo facer.
 
Eu accusata maluisset eos, vis nibh habeo delectus ne. Has vero vitae explicari te. Prima choro sensibus eos at, has te inani eruditi lucilius, duo iuvaret verterem id. Qui ex cibo consetetur, vis eu sumo legere verear.
 
Cum et feugiat appetere democritum, sea erat partem recusabo te. Ubique recteque vix ut, ei tale error nam. Suas perpetua et eam, an ullum minim cum. Eos ut diam postea alienum, no eam ignota primis lucilius. Idque aliquip sadipscing nec ei, ut pri nemore iuvaret hendrerit.
 
Mel liber facete no, in saepe suscipiantur duo. Est te placerat aliquando. Duo odio commodo recteque ex. Quando inimicus in pro, ad usu legendos definiebas, an sint definiebas mei. Mel liber persecuti ad.
 
Eius suscipit id nec, eam commune eligendi te. Ei pro corpora mentitum. Ea possit melius sit, id idque salutatus usu. Nec ei mucius minimum omittantur, qui option utamur te.
 
Vel no unum electram, no vis tollit nonumy sadipscing. Eu natum fabulas sit. An stet quaestio sea, ad malis maiestatis duo, sea eu vocent officiis. Ne tacimates perpetua his, eam dicta maiorum at.
 
An vis enim nulla, dolore nemore quaestio duo ex. Ut has congue everti omittantur, te vix omnesque tacimates. Per oratio omnesque et, ei vel esse tibique omnesque. Te vix nulla laudem liberavisse. Nec at cetero admodum.
 
Ut facer inani eum, vel te etiam vocibus omittam. Ubique offendit instructior cum an. Mel dicam omnium ocurreret ea, omnium dolorum eleifend duo ne, et mei dictas phaedrum. An paulo soluta mnesarchum vim, nam ad dicta iriure maiorum. Velit commodo antiopam ad mei, id qui erant mundi. Eos in graeci minimum, ea quo minim prompta, nam alia iusto ea.
 
Ad error doming sed, eu tale fugit vix. Viris everti et vis, ea vix quot veri sensibus. Vel no mazim laudem detraxit. Cu quo repudiare euripidis, eos suas labore ad.
 
Omittam accommodare quo ut. No his clita luptatum. Alii ipsum iusto sed no. Dolorem salutatus ea pri.
 
Docendi placerat theophrastus in sea, mei et impetus iracundia interpretaris. Eam ut ignota audiam graecis. Eum id rebum dolores definitiones. Cu nisl decore duo, posse nostro sed in, ex sit posse atqui detraxit. Assentior referrentur ut nec, ad nam libris omnium disputationi. Cu sit nisl minimum tincidunt, in voluptua assentior complectitur quo.
 
Eu quo regione adipiscing complectitur. Duo in prompta scripserit, id vide detracto contentiones eum. Nonumy percipit his ex, ius veniam vivendo ei, ea atqui animal sapientem vis. Hinc nihil vix id, dolore ornatus pro no, pri odio possim elaboraret eu. Purto iuvaret quo cu.
 
Stet illud graece eam eu, no assum paulo iriure est. Cu nonumy veritus sea, vix magna illud at. Ad aeque sensibus pri. Ne usu elit everti apeirian, ad erant postea impedit sed. Et nibh prodesset pro.
 
Has ex graeci corrumpit, omnes theophrastus at his, modus equidem elaboraret te pro. Cum at ferri dicam noluisse. Noluisse assueverit sea ut. Qui te postea scribentur. Ei eius solet duo. Etiam reprimique duo id, ne sit graeco prodesset, eum in ferri detracto legendos.
 
His ex saperet facilisis deterruisset. Ne mazim meliore suscipiantur duo, facilisi consetetur cum in. Ad mei erat mediocrem sapientem, regione utroque delectus mel ad, ei possit recteque nam. An mel delenit ceteros, ad labore commodo convenire est, an vel eirmod diceret indoctum.
 
Usu cu possit volutpat disputando, ad pro omnesque repudiare. Quo discere noluisse mediocritatem te. Vis vero nemore rationibus id. In est probo alienum, ne mei purto nonumy virtute. Eum primis inciderint ut, causae omittantur mel no, sea ei dicta recusabo repudiare.
 
Illum tation et has, mea ei vulputate interesset. Ne nonumy dictas mea, nec ei duis voluptua. His eu doctus temporibus, iuvaret molestie et est. Ridens persequeris vim at, pri omnesque offendit antiopam et.
</div>
<div id="footer">
footer
</div>
 
</body>
</html>

Latest revision as of 18:42, 15 March 2020

CHEM-ENG 535: Microfluidics and Microscale Analysis in Materials and Biology

Home        People        Wiki Textbook       

Figure 1 Comparison of wet etching which relies on chemically reactive species to leave an isotropic etch (top) to dry etching which also employs ion bombardment to give an anisotropic etch (bottom)[6].


Dry etching (also known as plasma etching) is the process of removing material by exposing the material to an ion bombardment to form a pattern. Unlike many wet etching techniques, dry etching is an anisotropic process, allowing for etching of flat, lateral walls. Most dry etch techniques employ reactive ion etching (RIE) which combines physical etching with chemical etching to achieve a balance of selectivity and anisotropy. The process of dry etching is widely employed in the microfabrication of circuitboards by etching of silicon substrates as well as in the design of microfluidic devices using materials such as polydimethylsiloxane (PDMS).[11] In recent years, dry etching has mostly replaced wet etching for fabrication of circuitboards.


Mechanisms

Figure 2 The mechanism by which dry etching occurs involves vertical bombardment of the surface and chemical selectivity to yield an anisotropic etch. Removing the dielectric layer and exposing silicon beneath[7].

Plasma Generation

To perform dry etching the plasma must be generated first. The plasma is formed when electrons are accelerated to high energy states typically performed in high energy electric or magnetic fields using microwaves but more recently radiowaves. The plasma contains positive ions, electrons, reactive chemical species, and neutral particles all contained in one bulk state. Without a plasma, all the processes involved in etching require higher temperature. There are different ways to change the plasma chemistry and get different kinds of plasma etching or plasma depositions. One popular technique is to use an oscillating(AC) radio frequency wave to strip electrons from the gaseous species.[5] The field accelerates electrons, giving them a high velocity to escape the gas molecules and create ionic species, forming the plasma. Using an oscillating field allows the electrons to accelerate back and forth between electrodes, gaining momentum and charging the wafer surface. The ions are then attracted to the negatively charged surface, bombarding and neutralizing the surface. The process then repeats in a cycle. Plasma etchers implement a form of plasma confinement to concentrate plasma into a region of the apparatus to allow control of etch rates and feature distribution. There are many parameters such as pressure, gas composition, gas flowrates, and supply power which can be adjusted to give desired etching properties.[2] The plasma is confined by manipulating the properties of Debye sheaths which are transition layers between the plasma and solid. The Debye region is a result of the equilibrium formed from electrons bombarding the solid surface due to the higher electron temperature in comparison to plasma temperature, negatively charging it relative to the positive bulk plasma. This is tunable by adjusting the electric or magnetic field applied across the electrode.

Figure 3 A Debye sheath is shown above with clearly separated regions between bulk plasma and sheath layer[1].

Parallel Plate Etching

Parallel plate etching refers to the apparatus used in RIE. This mode of etching uses an electric field to generate the plasma, typically employing a small electrode to focus ions in a concentrated vertical direction to give a more anisotropic etch. The smaller the electrode area the greater the bias. By increasing the applied field strength, a greater degree of anisotropy can be achieved with deeper etches.[8]

Figure 4 A parallel plate plasma etcher diagram is shown. The apparatus uses a pair of parallel electrode plates to accelerate the electrons with an RF power supply[8].

Inductively Coupled Plasma Etching

Inductively coupled plasma etching is a mode of etching in which an electromagnet is employed to generate a magnetic field for plasma production. This process doesn't require electrodes inside the chamber, thus reducing potential contamination. High plasma density can be achieved using lower pressures with this method, which allows a greater anisotropic etch to be achieved although greater damage to the mask and substrate can occur.[6]

Figure 5 An inductively coupled plasma etcher is shown above. The magnetic field is applied perpendicular to the wafer to accelerate electrons vertically. Notice the lack of electrodes in the apparatus[9].

Bosch Process

The Bosch process also known as deep reactive ion etching (DRIE) is a technique used to create high aspect ratio structures in silicon, allowing for very deep etches. It is able to etch defined features such as trenches, combs, and tongues anisotropically with a fair degree of selectivity in silicon substrate. The performance of this process, when done with microwave excitation (propagation ion etching) does not produce significant wall roughness. The Bosch process is widely used for obtaining relatively smooth sidewalls required for industrial applications in electronics and circuit boards. The process involves successive etching and deposition cycles to coat the sidewalls as etching progresses. Each cycle involves a typical ion bombardment and is followed with a deposition step of a chemically inert passivation layer (usually C4F8) on the newly exposed sidewalls, protecting them from reacting with chemical species, however there is a possibility of sputtering the layer on the sides although the majority of species bombard vertically on the bottom layer.[10] Without the passivation layer on the sidewalls the ions would react with substrate as deeper etches are made, leaving undesirable isotropic etch patterns. However, due to the nature of the technique, repeated cycles do result in small undulations in side walls due to small isotropic steps occurring between cycles. The process has been applied to the manufacture of flexible circuit boards, however deeper trenches for stretchable electronics required a titanium/gold bilayer hard mask.

Figure 6 The mechanism behind a Bosch Cycle is shown. The dry etch is first performed. Then a passivation layer is deposited on the walls. The cycle is repeated as many times as necessary. The technique leaves small undulations on the side wall[10].


Applications

Dry etching is useful for materials and semiconductors that are chemically resistant and are not able to be wet etched. When used with photolithography, silicon dioxide can be applied or removed to trace paths for circuits for application in electronics. Dry etching is used in conjunction with photolithographic techniques to shape certain areas of a semiconductor surface to form wells in material for electrical contacts or circuit channels or to otherwise remove portions of semiconductor layers where vertical sides are desired. The process also sees use in fabricating lateral high aspect ratio walls for microfluidic device channels.


References

  1. Plasma Potential & Sheath. (2018). Egloos.zum.com. Retrieved 24 February 2018, from http://egloos.zum.com/jinhwanlee/v/10888947
  2. Method of anisotropically etching silicon - Robert Bosch GmbH. (2018). Freepatentsonline.com. Retrieved 24 February 2018, from http://www.freepatentsonline.com/5501893.html
  3. Ghoneim, M., & Hussain, M. (2017). Flexible Electronics: Highly Manufacturable Deep (Sub-Millimeter) Etching Enabled High Aspect Ratio Complex Geometry Lego-Like Silicon Electronics (Small 16/2017). Small, 13(16). http://dx.doi.org/10.1002/smll.201770089
  4. Rawat. (2018). Etching. Slideshare.net. Retrieved 24 February 2018, from https://www.slideshare.net/deepak10rawat/etching-55985755
  5. Plasma etching with a microwave cavity plasma disk source. (1989). Vacuum, 39(10), 997. http://dx.doi.org/10.1016/0042-207x(89)90957-3
  6. "Dry Etching.” MIT Courses: Electrical and Computer Science (6.152J/3.155J). MIT Open CourseWare. ocw.mit.edu/courses/electrical-engineering-and-computer-science/6-152j-micro-nano-processing-technology-fall-2005/lecture-notes/lecture17.pdf.
  7. Tanaka, Hiro, et al. “Onset of Wiggling in a Microscopic Patterned Structure Induced by Intrinsic Stress During the Dry Etching Process.” Journal of Applied Mechanics, vol. 81, no. 9, Oct. 2014, p. 091009., http://dx.doi.org/10.1115/1.4027914.
  8. Etching Processes, MEMSnet.org. Retrieved 12 April 2018, from www.memsnet.org/mems/processes/etch.html.
  9. “BYU Cleanroom.” STS Multiplex ICP Etch | BYU Cleanroom, cleanroom.byu.edu/sts_icp.
  10. Roozeboom, F., et al. “Cyclic Etch/Passivation-Deposition as an All-Spatial Concept toward High-Rate Room Temperature Atomic Layer Etching.” ECS Journal of Solid State Science and Technology, vol. 4, no. 6, July 2015, http://dx.doi.org/10.1149/2.0111506jss.
  11. Garra, J., et al. “Dry Etching of Polydimethylsiloxane for Microfluidic Systems.” Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films, vol. 20, no. 3, 2002, pp. 975–982., http://dx.doi.org/10.1116/1.1460896.